The ILOC instruction set is taken from the book, *Engineering A Compiler*, published by the Morgan-Kaufmann imprint of Elsevier [1]. The simulator itself was written over a period of many years by Tim Harvey, Todd Waterman, Keith Cooper, and, perhaps, others. The intent was to provide a useful tool for programming exercises in Rice’s compiler courses. The author’s intent was always that this software be distributable without cost for educational use.
1 Introduction and Roadmap

The ILOC simulator implements a subset of the ILOC operations described in Appendix A of Engineering a Compiler, Second Edition [1]. The simulator takes as input a file of ILOC operations. It simulates the execution of those operations. It reports on the results of that execution.

The simulator was designed as a target for the programming exercises in compiler courses at Rice, specifically the local register allocator and local instruction scheduler labs in the introductory course, COMP 412, and the optimizer lab in the scalar optimization course, COMP 512. The simulator has internal configuration parameters that change the number and type of operations allowed in a given cycle, that change the latencies of operations, and that change the set of allowed ILOC operations. These parameters allow one code base to generate the simulator for multiple programming assignments, with minimal source-level changes.

Roadmap This document describes the operation of the simulator. Section 2 describes the various command-line options that can control the simulator’s behavior. Section 3 describes the ILOC virtual machine, the operations that it supports, and their formats and effects. Section 4 provides a brief discussion of the three mechanisms for initializing data memory in the ILOC virtual machine. Section 5 describes the execution tracing facility and the information that it provides. Finally, Section 6 describes the ILOC virtual machine configurations supported for different programming assignments, including machine parameters and operation latencies.
2 Command-Line Syntax

Command-line flags and arguments control the simulator’s behavior. The command-line syntax for sim is as follows:

```
sim [options] [filename]
```

where the options are drawn from:

- `-h` Prints a list of all the command-line options,
- `-d` Specifies a data initialization file (see § 4).
- `-m NUM` Sets the number of bytes of available data memory to `NUM`.
- `-r NUM` Sets the number of available registers to `NUM`.
- `-s NUM` Sets the simulator’s stall mode based on the value of `NUM`
  Mode 0 has no interlocks.
  Mode 1 interlocks on branches.
  Mode 2 interlocks on branches & memory.
  Mode 3 interlocks on branches, memory, & registers.
  The default stall mode is 3.
- `-t` Turns on execution tracing, which prints a record of each operation. Trace output is explained in § 5.
- `-i NUM0 NUM1 ... NUMn` Treats `NUM1` through `NUMn` as integer data items and initializes data memory by writing them into consecutive words of memory, starting at the address `NUM0`.
- `-c NUM0 NUM1 ... NUMn` Operates in the same manner as `-i`, except that it treats `NUM1` through `NUMn` as bytes.

If `filename` is specified on the command line, the simulator expects that `filename` is a valid ILOC source file. It will read the file and execute the code, starting at the first operation in the code. If `filename` is not specified, the simulator reads from the standard input stream, `stdin` on Unix-like systems.

The `-m` and `-r` options must occur before any `-i` or `-c` option. Either `-i` and `-c` will cause the simulator to allocate its data structures so that it can initialize them. Once the data structures have been allocated, the `-m` and `-r` options have no effect.

The `-h`, `-d`, `-m`, `-r`, `-s`, and `-t` options should occur only once on the command line. Both the `-i` and `-c` options can occur multiple times, to initialize different address ranges in memory.

The operation and use of the `-d` option is explained in § 4.
3 The ILOC Virtual Machine

The simulator implements a simple virtual machine that supports a subset of ILOC [1, App. A]. Some properties of the virtual machine are fixed. For example, it features separate address spaces for code and data; a running program cannot read or write code memory. Some properties of the virtual machine are configurable from the command line. For example, the size of data memory, the number of registers, and the set of interlocks enforced on operations are all governed by command-line flags. Finally, some properties are determined when the simulator is, itself, compiled. For example, restrictions on the number of operations that execute per cycle (roughly speaking, the number of functional units that it emulates) and operation latencies are easily configurable.

The ILOC operations supported in the simulator fall into four basic categories: computational operations, data movement operations, control-flow operations, and output operations. Tables 1, 2, and 3 describe each group of operations.

An ILOC instruction is either a single operation, or a group of operations enclosed in square brackets and separated by semicolons, as in \([ \text{op}_1 \; ; \; \text{op}_2 ]\). An instruction label in ILOC consists of an alphabetic character followed by zero or more alphanumeric characters. Any ILOC instruction may be labeled; the label precedes the instruction and is followed by a

<table>
<thead>
<tr>
<th>Opcode</th>
<th>Format</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>nop</td>
<td>nop</td>
<td>no change to registers or memory used as a placeholder or to cause a delay</td>
</tr>
<tr>
<td>add</td>
<td>add</td>
<td>( r_0, r_1 \Rightarrow r_2 ) ( r_2 \leftarrow r_0 + r_1 )</td>
</tr>
<tr>
<td>addl</td>
<td>addl</td>
<td>( r_0, c_1 \Rightarrow r_2 ) ( r_2 \leftarrow r_0 + c_1 )</td>
</tr>
<tr>
<td>sub</td>
<td>sub</td>
<td>( r_0, r_1 \Rightarrow r_2 ) ( r_2 \leftarrow r_0 - r_1 )</td>
</tr>
<tr>
<td>subl</td>
<td>subl</td>
<td>( r_0, c_1 \Rightarrow r_2 ) ( r_2 \leftarrow r_0 - c_1 )</td>
</tr>
<tr>
<td>mult</td>
<td>mult</td>
<td>( r_0, r_1 \Rightarrow r_2 ) ( r_2 \leftarrow r_0 \times r_1 )</td>
</tr>
<tr>
<td>multl</td>
<td>multl</td>
<td>( r_0, c_1 \Rightarrow r_2 ) ( r_2 \leftarrow r_0 \times c_1 )</td>
</tr>
<tr>
<td>div</td>
<td>div</td>
<td>( r_0, r_1 \Rightarrow r_2 ) ( r_2 \leftarrow r_0 \div r_1 )</td>
</tr>
<tr>
<td>divl</td>
<td>divl</td>
<td>( r_0, c_1 \Rightarrow r_2 ) ( r_2 \leftarrow r_0 \div c_1 )</td>
</tr>
<tr>
<td>lshift</td>
<td>lshift</td>
<td>( r_0, r_1 \Rightarrow r_2 ) ( r_2 \leftarrow r_0 \ll r_1 )</td>
</tr>
<tr>
<td>lshiftl</td>
<td>lshiftl</td>
<td>( r_0, c_1 \Rightarrow r_2 ) ( r_2 \leftarrow r_0 \ll c_1 )</td>
</tr>
<tr>
<td>rshift</td>
<td>rshift</td>
<td>( r_0, r_1 \Rightarrow r_2 ) ( r_2 \leftarrow r_0 \gg r_1 )</td>
</tr>
<tr>
<td>rshiftl</td>
<td>rshiftl</td>
<td>( r_0, c_1 \Rightarrow r_2 ) ( r_2 \leftarrow r_0 \gg c_1 )</td>
</tr>
<tr>
<td>and</td>
<td>and</td>
<td>( r_0, r_1 \Rightarrow r_2 ) ( r_2 \leftarrow r_0 &amp;&amp; r_1 ) (logical and)</td>
</tr>
<tr>
<td>andl</td>
<td>andl</td>
<td>( r_0, c_1 \Rightarrow r_2 ) ( r_2 \leftarrow r_0 &amp;&amp; c_1 ) (logical and)</td>
</tr>
<tr>
<td>or</td>
<td>or</td>
<td>( r_0, r_1 \Rightarrow r_2 ) ( r_2 \leftarrow r_0 | r_1 ) (logical or)</td>
</tr>
<tr>
<td>orl</td>
<td>orl</td>
<td>( r_0, c_1 \Rightarrow r_2 ) ( r_2 \leftarrow r_0 | c_1 ) (logical or)</td>
</tr>
<tr>
<td>not</td>
<td>not</td>
<td>( r_0 \Rightarrow r_1 ) ( r_1 \leftarrow \neg r_0 ) (logical complement)</td>
</tr>
</tbody>
</table>

Table 1: The ILOC Computational Operations
<table>
<thead>
<tr>
<th>Opcode</th>
<th>Format</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>loadI</td>
<td>c0</td>
<td>⇒ r1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>r1 ← c0</td>
</tr>
<tr>
<td>load</td>
<td>r0</td>
<td>⇒ r1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>r1 ← WORD[r0]</td>
</tr>
<tr>
<td>loadAI</td>
<td>r0, c1</td>
<td>⇒ r2</td>
</tr>
<tr>
<td></td>
<td></td>
<td>r1 ← WORD[r0 + c1]</td>
</tr>
<tr>
<td>loadAO</td>
<td>r0, r1</td>
<td>⇒ r2</td>
</tr>
<tr>
<td></td>
<td></td>
<td>r1 ← WORD[r0 + r1]</td>
</tr>
<tr>
<td>cload</td>
<td>r0</td>
<td>⇒ r1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>r1 ← BYTE[r0]</td>
</tr>
<tr>
<td>cloadAI</td>
<td>r0, c1</td>
<td>⇒ r2</td>
</tr>
<tr>
<td></td>
<td></td>
<td>r1 ← BYTE[r0 + c1]</td>
</tr>
<tr>
<td>cloadAO</td>
<td>r0, r1</td>
<td>⇒ r2</td>
</tr>
<tr>
<td></td>
<td></td>
<td>r1 ← BYTE[r0 + r1]</td>
</tr>
<tr>
<td>store</td>
<td>r0</td>
<td>⇒ r1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>WORD[r1] ← r0</td>
</tr>
<tr>
<td>storeAI</td>
<td>r0, c2</td>
<td>⇒ r1, r2</td>
</tr>
<tr>
<td></td>
<td></td>
<td>WORD[r1 + c2] ← r0</td>
</tr>
<tr>
<td>storeAO</td>
<td>r0, r2</td>
<td>⇒ r1, r2</td>
</tr>
<tr>
<td></td>
<td></td>
<td>WORD[r1 + r2] ← r0</td>
</tr>
<tr>
<td>cstore</td>
<td>r0</td>
<td>⇒ r1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>BYTE[r1] ← r0</td>
</tr>
<tr>
<td>cstoreAI</td>
<td>r0, c2</td>
<td>⇒ r1, r2</td>
</tr>
<tr>
<td></td>
<td></td>
<td>BYTE[r1 + c2] ← r0</td>
</tr>
<tr>
<td>cstoreAO</td>
<td>r0, r2</td>
<td>⇒ r1, r2</td>
</tr>
<tr>
<td></td>
<td></td>
<td>BYTE[r1 + r2] ← r0</td>
</tr>
<tr>
<td>i2i</td>
<td>r0</td>
<td>⇒ r1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>r1 ← r0, as an integer</td>
</tr>
<tr>
<td>c2c</td>
<td>r0</td>
<td>⇒ r1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>r1 ← r0, as a character</td>
</tr>
<tr>
<td>i2c</td>
<td>r0</td>
<td>⇒ r1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>r1 ← r0, as a character</td>
</tr>
<tr>
<td>c2i</td>
<td>r0</td>
<td>⇒ r1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>r1 ← r0, as a character</td>
</tr>
</tbody>
</table>

Table 2: The ILOC Data-Movement Operations

colon, as in L01: add r1, r2 ⇒ r3, or L02: [ add r1, r2 ⇒ r3 ; i2i r0 ⇒ r4 ].

In the tables, ri represents a register name; the subscripts make explicit the correspondence between operands in the “Format” column and the “Meaning” column. The notation ci represents an integer constant, and Li represents a label. “WORD[ex]” indicates the contents of the word of data memory at the location specified by ex. The address expression, ex, must be word-aligned—that is (ex MOD 4) must be 0. “BYTE[ex]” indicates the contents of the byte of data memory at the location specified by ex, without an alignment constraint on ex.

Register names have an initial r followed immediately by a non-negative integer. The ’r’ is case sensitive (as is all of ILOC). Leading zeroes in the register name are not significant; thus r017 and r17 refer to the same register. Arguments that do not begin with an ’r’ which appear as a c in the tables, are assumed to be positive integers constants in the range 0 to 2^31-1.

Blanks and tabs are treated as whitespace. All ILOC opcodes must be followed by whitespace—any combination of blanks or tabs. Whitespace preceding and following other symbols is optional. Whitespace may not appear within operation names, register names, or the assignment symbol. A double slash (“//”) indicates that the rest of the line is a comment. Empty lines may appear in the input; the simulator will ignore them.

In addition to the ILOC operations, the simulator supports two pseudo-operations to initialize memory with known values; they are “pseudo” operations in the sense that their
Opcode | Format | Meaning
---|---|---
`br` | `br` | → L₀  
control transfers to L₀
`cbr` | `cbr` | → L₁, L₂  
if r₀ is true, control transfers to L₁  
otherwise, control transfers to L₂
`cmp_LT` | `cmp_LT` | r₀, r₁ ⇒ r₂  
r₂ ← true if r₀ < r₁  
otherwise, r₂ ← false
`cmp_LE` | `cmp_LE` | r₀, r₁ ⇒ r₂  
r₂ ← true if r₀ le r₁  
otherwise, r₂ ← false
`cmp_GT` | `cmp_GT` | r₀, r₁ ⇒ r₂  
r₂ ← true if r₀ > r₁  
otherwise, r₂ ← false
`cmp_GE` | `cmp_GE` | r₀, r₁ ⇒ r₂  
r₂ ← true if r₀ ge r₁  
otherwise, r₂ ← false
`cmp_EQ` | `cmp_EQ` | r₀, r₁ ⇒ r₂  
r₂ ← true if r₀ = r₁  
otherwise, r₂ ← false
`cmp_NE` | `cmp_NE` | r₀, r₁ ⇒ r₂  
r₂ ← true if r₀ ≠ r₁  
otherwise, r₂ ← false
`output` | `output` | c₀  
writes WORD[c₀] to stdout  
c₀ must be a word-aligned integer constant
`coutput` | `coutput` | c₀  
writes BYTE[c₀] to stdout as a character

**Table 3: The ILOC Control-Flow and Output Operations**

effects occur before the ILOC code starts execution.

<table>
<thead>
<tr>
<th>Pseudo-Op</th>
<th>Format</th>
<th>Meaning</th>
</tr>
</thead>
</table>
| `dcs` | `dcs` | c₀ | c₁ | c₂ | ... | cₙ  
c₀ is an integer address. c₁ through cₙ are characters separated by blanks. c₁ through cₙ are placed in consecutive bytes of memory, starting at address c₀. |
| `dis` | `dis` | c₀ | c₁ | c₂ | ... | cₙ  
c₀ is a word-aligned integer address. c₁ through cₙ are integers. c₁ through cₙ are placed in consecutive words of memory, starting at address c₀. |

Here, `dcs` is an acronym for *define character storage* and `dis` is an acronym for *define integer storage*. These pseudo-operations provide a convenient way to initialize large quantities of memory, such as an array.

The pseudo-operations must appear before the first ILOC operation. There is no arbitrary restriction on the number of pseudo-operations or their relative order. The obvious way to use these pseudo-operations is to create a “data” file and use the `-d` command-line flag to prepend it to an ILOC file. In this way, a single program can be easily run against multiple different data files.
4 Data-Initialization Methods

There are three mechanisms to initialize the simulator’s data memory before any code executed. The -i and -c command-line options allow the user to specify an address and a list of data values. The initialization occurs before any operation executes. Note that the command line may contain more than one -i or -d sequence. Negative numbers cannot occur in either of these sequences.

The other mechanism to initialize the simulator’s data memory is the -d option. This option lets the user specify a data-initialization file that contains one or more dis or dcs pseudo-operations, as described in §3. Only one data-initialization file can be specified.

The -d option has the following behavior. It creates a temporary file in the designated temporary file area (specified by the macro definition TEMPDIR in file sim.h). It copies the contents of the data initialization file to the temporary file. It then copies the contents of the code file, either filename from the command line or stdin if no filename is given. It closes the temporary file and reopens it as the scanner’s input file. After execution, it deletes the temporary file.

5 Understanding the Trace Output

To help the user understand the details of a specific execution, the ILOC simulator includes a trace facility, invoked with the -t command-line flag. The trace shows each executed instruction, its arguments and its results.

Figure 1 shows an example trace generated by the ILOC code for the small program shown to the right. Below the source code is the ILOC code that the compiler generated. While the program is simple, it highlights several of the important features of the trace facility.

In the translation, both a and i are kept in registers. Thus, the ILOC code contains no load operations. The only store operation is generated by the print statement, which must store a’s value to memory so that it can generate an ILOC output operation. Notice that the code assumes a single functional-unit configuration of the simulator; it contains no explicitly specified instruction-level parallelism.

Turning our attention to the trace in Figure 1, it begins by listing the version number of the simulator and the interlock settings in use for the run. The final line in the trace is the execution summary generated by every simulator run, whether traced or not. Between the interlock settings and the execution summary, the trace lists the operations executed at each cycle of the execution, one cycle per line. Each line begins with the cycle number.

To the right of the cycle number, the operation(s) executed in that cycle are listed. For any register operand, the value of the register appears in parentheses after the register’s
ILOC Simulator, Version 512-2-0
Interlock settings: memory registers branches

0: [loadI 1 => r0 (1)]
1: [loadI 1 => r1 (1)]
2: [loadI 4 => r2 (4)]
3: [cmp_LE r1 (1), r2 (4) => r3 (1)]
4: [cbr r3 (1) -> L0*, L1]
5: [addI r0 (1), 1 => r4 (2)]
6: [i2i r4 (2) => r0 (2)]
7: [addI r1 (1), 1 => r1 (2)]
8: [cmp_LE r1 (2), r2 (4) => r5 (1)]
9: [cbr r5 (1) -> L0*, L1]
10: [addI r0 (2), 1 => r4 (3)]
11: [i2i r4 (3) => r0 (3)]
12: [addI r1 (2), 1 => r1 (3)]
13: [cmp_LE r1 (3), r2 (4) => r5 (1)]
14: [cbr r5 (1) -> L0*, L1]
15: [addI r0 (3), 1 => r4 (4)]
16: [i2i r4 (4) => r0 (4)]
17: [addI r1 (3), 1 => r1 (4)]
18: [cmp_LE r1 (4), r2 (4) => r5 (1)]
19: [cbr r5 (1) -> L0*, L1]
20: [addI r0 (4), 1 => r4 (5)]
21: [i2i r4 (5) => r0 (5)]
22: [addI r1 (4), 1 => r1 (5)]
23: [cmp_LE r1 (5), r2 (4) => r5 (0)]
24: [cbr r5 (0) => L0, L1*]
25: [loadI 0 => r6 (0)]
26: [store r0 (5) => r6 (addr: 0)]
27: [stall]
28: [stall]
29: [stall]*26
30: [stall]*26
31: [output 0 (5)]

output generates => 5

Executed 28 instructions and 28 operations in 32 cycles.

Figure 1: Execution Trace for Simple Example
name. Registers that are used show their values before the operation executes. Registers that are defined show their values after the operation takes effect.

For a long-latency operation, the result is shown in the trace for the cycle in which the instruction issues. When a long-latency operation completes, that fact is noted at the end of the trace for the cycle in which it completes. The trace for that cycle will show an asterisk (\texttt{*}) followed by the cycle number in which the long-latency operation was first issued.

Look at the \texttt{store} issued in cycle 26. Because the \texttt{output} uses the same memory location (and the simulator has memory interlocks enabled), the \texttt{output} operation stalls until the \texttt{store} completes in cycle 30. The trace for cycle 30 ends with the notation \texttt{*26} to indicate that an operation issued in cycle 26 completed at the end of cycle 30. The \texttt{output} is then issued in the next cycle.

Now, look at the \texttt{cbr} operations in cycles 9, 14, 19, and 24. The asterisk in the trace for \texttt{cbr} indicates which branch was taken. In the first three \texttt{cbr} operations, the branch transferred control to \texttt{L0} at the top of the loop. In the final \texttt{cbr}, it transferred control to \texttt{L1}, the label on the first statement after the loop.

When the simulator is generating a trace, it changes the format of the output generated by the \texttt{output} operation. In a run without tracing, the number is simply written to the standard output stream, one number per line. In a run with tracing, the simulator adds the text \texttt{output generates =\rightarrow} to help the user find the printed result.

6 Details of Specific Simulator Configurations

This section lists configuration details of implementations for specific classes.

6.1 COMP 512, Spring 2015

For the Spring 2015 semester, the COMP 512 simulator executes one operation per cycle. All operations have a latency of one, except as follows.

- Four operations have a three-cycle latency: \texttt{mult}, \texttt{multI}, \texttt{div}, and \texttt{divI}.
- Twelve operations have a five-cycle latency: \texttt{load}, \texttt{loadAI}, \texttt{loadA0}, \texttt{cload}, \texttt{cloadAI}, \texttt{cloadA0}, \texttt{store}, \texttt{storeAI}, \texttt{storeA0}, \texttt{cstore}, \texttt{cstoreAI}, and \texttt{cstoreA0}.

Note the \texttt{loadI} has a single-cycle latency; it does not touch memory.

For this semester, none of the example codes will use character data. Thus, your labs do not need to deal with the character loads and stores, or the \texttt{i2c}, \texttt{c2i}, and \texttt{c2c} operations. The simulator will flag these operations as unimplemented.

The default memory size is 4,000,000 bytes. The default register set size is 1,000 registers. Both of those can be changed using command-line options (see §2). Program memory is arbitrarily large–limited by address space.

References